



#### W.H.Smith, P. Chumney, S. Dasu, M. Jaworski, J. Lackey, P. Robl, **Physics Department, University of Wisconsin,** Madison, WI, USA

#### 8th Workshop on Electronics for LHC Experiments **September 10, 2002**

The pdf file of this talk is available at: http://cmsdoc.cern.ch/~wsmith/LECC02talk-wsmith.pdf See also CMS Level 1 Trigger Home page at http://cmsdoc.cern.ch/ftp/afscms/TRIDAS/html/level1.html



- Input:  $10^9$  events/sec at 40 MHz at full L =  $10^{34}$
- Output: 100 kHz (50 kHz for initial running)
- Latency: 3 μsec for collection, decision, propagation



# **Calorimeter Trig.Overview**

(located in underground counting room)



W. Smith, U. Wisconsin, LHC Electronics Conference, September 2002













Vitesse 4-ch deserializer sends 120 MHz TTL to front Phase ASIC

CMS Calorimeter Regional Trigger - 9

**BSCAN ASIC: Provides Board BSCAN &** 

Diff. Output@160 MHz to backplane



# Electron Isolation & Jet/Sumary Cards





Processes 4x8 region @ 160 MHz Bckpl. Recv. & Sort (if used) on ASIC Electron isolation on ASIC Lookup tables for ranking Takes Max in each 4x4

Summarizes full crate: Sorts 32 e's, 4x4 Et → top 4 e's, jets LUTs: Ex & Ey from Et for 4x4 area Adder tree for Et, Ex and Ey sums Quiet/Minl bits for each 4x4 region



## **First Generation Prototypes**





W. Smith, U. Wisconsin, LHC Electronics Conference, September 2002



## First Generation Serial Test Card Trigger Link Test









4 x 1.2 Gbaud Cu link between ECAL/HCAL and trigger systems validated with 20 m cable, BER < 10<sup>-14</sup> Hz



## 2nd Gen. Crate & Backplane





#### 160 MHz with 0.4 Tbit/sec dataflow

Initial tests indicate good signal quality

**Designed to incorporate algorithm changes** 

New Non-Isolated Electron, Tau & Jet Triggers



## 2nd Gen. Clock & Control Card





# Fans out 160 MHz clock & adjusts phase to all boards 50% of functionality tested successfully



W. Smith, U. Wisconsin, LHC Electronics Conference, September 2002



#### 20 m Cu Cable, VGA Connector



## Receiver mezzanine card:



#### Results: Bit Error rate < 10<sup>-15</sup>

# Test Transmit mezzanine card

#### **Serial Link Test Cards**



#### 2nd Gen. Calorimeter Trigger Receiver Card



Full featured final prototype board in test - initial results are good. Continue to test on-board ASICs & copper link mezzanine cards



### Second Generation Electron Isolation Card





CMS Calorimeter Regional Trigger - 18



## **Jet-Summary Card**



#### **Being Manufactured**

- Electron/photon/muon info.
  - SORT ASICs to find top four electron/photons
  - Threshold for muon bits
  - To GCT

#### Region energies

To cluster crate

#### Absorbs HF functionality

- Reuses Receiver Mezzanine Card
- To cluster crate





## Pre-production Prototype Testing



#### Hand probing of boards

- Timing of signals/clocks checked
- Data paths checked

## Inject known data from Serial Link Test Card

 Receiver Card memories loaded & known data sent out in "test" mode

### Detailed use of JTAG to check data paths on board

- Fully implemented on all boards and ASICs
  - Access JTAG through VME interface
- Use to check ASIC to ASIC data paths in detail
  - Easier to spot loose connections, bad solder joints
- Building fault library for Receiver & Electron Isolation Cards for production testing
  - Produce code for uniform testing of cards



#### Testing New Receiver & Clock Cards, Crate, Backplane







## Conclusions



#### **Conducting second generation prototype tests**

- Crate, Backplane, CCC, RC, Receiver Mezzanine Card, Phase & Boundary Scan ASICs under test -- results good
  - Phase ASIC validated & production complete
  - Adder ASIC already validated & production complete
- Serial Link Test Card & Transmitter MC tested & in production
- Electron Isolation Card & EISO & SORT ASICs under test
  - Sort ASIC Validated & production complete

#### **Goals for 2002/3**

- Completion of prototype tests, validate last two ASICs
- Integrate Serial Links w/ECAL, HCAL front-ends
- Prototype Jet/Summary card manufacture
  - Ready for manufacture -- waiting for other board tests
  - Integrated HF into this card -- no need for separate HF crate
- Begin System Production & Test